8( $'ti,omap3-evm-37xxti,omap3630ti,omap3 +7TI OMAP37XX EVM (TMDSEVM3730)chosenaliases=/ocp@68000000/i2c@48070000B/ocp@68000000/i2c@48072000G/ocp@68000000/i2c@48060000L/ocp@68000000/serial@4806a000T/ocp@68000000/serial@4806c000\/ocp@68000000/serial@49020000d/ocp@68000000/serial@49042000 l/displaycpus+cpu@0arm,cortex-a8ucpucpus 'O 57pmu@54000000arm,cortex-a8-pmuTdebugsssocti,omap-inframpu ti,omap3-mpumpuiva ti,iva2.2ivadsp ti,omap3-c64ocp@68000000ti,omap3-l3-smxsimple-bush +l3_mainl4@48000000ti,omap3-l4-coresimple-bus+ Hscm@2000ti,omap3-scmsimple-bus + pinmux@30 ti,omap3-padconfpinctrl-single08+2Odefault]gmpinmux_twl4030_pinsuAgmpinmux_dss_dpi_pins2ugmpinmux_mmc1_pinsPu "$&gmpinmux_mmc2_pins0u(*,.02gmpinmux_uart3_pinsunApgmpinmux_ehci_port_select_pinsugmpinmux_hsusb2_pins0u      gmpinmux_wl12xx_gpiouPNgmpinmux_smsc911x_pinsugmscm_conf@270sysconsimple-busp0+ p0gmpbias_regulator@2b0ti,pbias-omap3ti,pbias-omappbias_mmc_omap2430pbias_mmc_omap2430w@-gmclocks+mcbsp5_mux_fck@68ti,composite-mux-clockhg m mcbsp5_fckti,composite-clock gmmcbsp1_mux_fck@4ti,composite-mux-clockg m mcbsp1_fckti,composite-clock gmmcbsp2_mux_fck@4ti,composite-mux-clock gmmcbsp2_fckti,composite-clockgmmcbsp3_mux_fck@68ti,composite-mux-clock hgmmcbsp3_fckti,composite-clockgmmcbsp4_mux_fck@68ti,composite-mux-clock hgmmcbsp4_fckti,composite-clockgmclockdomainspinmux@a00 ti,omap3-padconfpinctrl-single \+2pinmux_twl4030_vpins ugmpinmux_dss_dpi_pins10u  gmaes@480c5000 ti,omap3-aesaesH PPABtxrxprm@48306000 ti,omap3-prmH0`@ clocks+virt_16_8m_ck fixed-clockYgmosc_sys_ck@d40 ti,mux-clock @gmsys_ck@1270ti,divider-clockpg m sys_clkout1@d70ti,gate-clock pdpll3_x2_ckfixed-factor-clock*5dpll3_m2x2_ckfixed-factor-clock*5gmdpll4_x2_ckfixed-factor-clock*5corex2_fckfixed-factor-clock*5g!m!wkup_l4_ickfixed-factor-clock *5gPmPcorex2_d3_fckfixed-factor-clock!*5gmcorex2_d5_fckfixed-factor-clock!*5gmclockdomainscm@48004000 ti,omap3-cmH@@clocks+dummy_apb_pclk fixed-clockomap_32k_fck fixed-clockgBmBvirt_12m_ck fixed-clockgmvirt_13m_ck fixed-clock]@gmvirt_19200000_ck fixed-clock$gmvirt_26000000_ck fixed-clockgmvirt_38_4m_ck fixed-clockIgmdpll4_ck@d00ti,omap3-dpll-per-j-type-clock  D 0gmdpll4_m2_ck@d48ti,divider-clock? Hg"m"dpll4_m2x2_mul_ckfixed-factor-clock"*5g#m#dpll4_m2x2_ck@d00ti,hsdiv-gate-clock# ?g$m$omap_96m_alwon_fckfixed-factor-clock$*5g+m+dpll3_ck@d00ti,omap3-dpll-core-clock  @ 0gmdpll3_m3_ck@1140ti,divider-clock@g%m%dpll3_m3x2_mul_ckfixed-factor-clock%*5g&m&dpll3_m3x2_ck@d00ti,hsdiv-gate-clock&  ?g'm'emu_core_alwon_ckfixed-factor-clock'*5gdmdsys_altclk fixed-clockg0m0mcbsp_clks fixed-clockgmdpll3_m2_ck@d40ti,divider-clock @gmcore_ckfixed-factor-clock*5g(m(dpll1_fck@940ti,divider-clock( @g)m)dpll1_ck@904ti,omap3-dpll-clock )  $ @ 4gmdpll1_x2_ckfixed-factor-clock*5g*m*dpll1_x2m2_ck@944ti,divider-clock* Dg>m>cm_96m_fckfixed-factor-clock+*5g,m,omap_96m_fck@d40 ti,mux-clock,  @gGmGdpll4_m3_ck@e40ti,divider-clock @g-m-dpll4_m3x2_mul_ckfixed-factor-clock-*5g.m.dpll4_m3x2_ck@d00ti,hsdiv-gate-clock. ?g/m/omap_54m_fck@d40 ti,mux-clock/0 @g:m:cm_96m_d2_fckfixed-factor-clock,*5g1m1omap_48m_fck@d40 ti,mux-clock10 @g2m2omap_12m_fckfixed-factor-clock2*5gImIdpll4_m4_ck@e40ti,divider-clock @g3m3dpll4_m4x2_mul_ckti,fixed-factor-clock3Ucpg4m4dpll4_m4x2_ck@d00ti,gate-clock4 ?pgmdpll4_m5_ck@f40ti,divider-clock?@g5m5dpll4_m5x2_mul_ckti,fixed-factor-clock5Ucpg6m6dpll4_m5x2_ck@d00ti,hsdiv-gate-clock6 ?pglmldpll4_m6_ck@1140ti,divider-clock?@g7m7dpll4_m6x2_mul_ckfixed-factor-clock7*5g8m8dpll4_m6x2_ck@d00ti,hsdiv-gate-clock8 ?g9m9emu_per_alwon_ckfixed-factor-clock9*5gemeclkout2_src_gate_ck@d70 ti,composite-no-wait-gate-clock( pg;m;clkout2_src_mux_ck@d70ti,composite-mux-clock( ,: pg<m<clkout2_src_ckti,composite-clock;<g=m=sys_clkout2@d70ti,divider-clock=@ pmpu_ckfixed-factor-clock>*5g?m?arm_fck@924ti,divider-clock? $emu_mpu_alwon_ckfixed-factor-clock?*5gfmfl3_ick@a40ti,divider-clock( @g@m@l4_ick@a40ti,divider-clock@ @gAmArm_ick@c40ti,divider-clockA @gpt10_gate_fck@a00ti,composite-gate-clock   gCmCgpt10_mux_fck@a40ti,composite-mux-clockB  @gDmDgpt10_fckti,composite-clockCDgpt11_gate_fck@a00ti,composite-gate-clock   gEmEgpt11_mux_fck@a40ti,composite-mux-clockB  @gFmFgpt11_fckti,composite-clockEFcore_96m_fckfixed-factor-clockG*5gmmmchs2_fck@a00ti,wait-gate-clock gmmmchs1_fck@a00ti,wait-gate-clock gmi2c3_fck@a00ti,wait-gate-clock gmi2c2_fck@a00ti,wait-gate-clock gmi2c1_fck@a00ti,wait-gate-clock gmmcbsp5_gate_fck@a00ti,composite-gate-clock  g m mcbsp1_gate_fck@a00ti,composite-gate-clock  g m core_48m_fckfixed-factor-clock2*5gHmHmcspi4_fck@a00ti,wait-gate-clockH gmmcspi3_fck@a00ti,wait-gate-clockH gmmcspi2_fck@a00ti,wait-gate-clockH gmmcspi1_fck@a00ti,wait-gate-clockH gmuart2_fck@a00ti,wait-gate-clockH gmuart1_fck@a00ti,wait-gate-clockH  gmcore_12m_fckfixed-factor-clockI*5gJmJhdq_fck@a00ti,wait-gate-clockJ gmcore_l3_ickfixed-factor-clock@*5gKmKsdrc_ick@a10ti,wait-gate-clockK gmgpmc_fckfixed-factor-clockK*5core_l4_ickfixed-factor-clockA*5gLmLmmchs2_ick@a10ti,omap3-interface-clockL gmmmchs1_ick@a10ti,omap3-interface-clockL gmhdq_ick@a10ti,omap3-interface-clockL gmmcspi4_ick@a10ti,omap3-interface-clockL gmmcspi3_ick@a10ti,omap3-interface-clockL gmmcspi2_ick@a10ti,omap3-interface-clockL gmmcspi1_ick@a10ti,omap3-interface-clockL gmi2c3_ick@a10ti,omap3-interface-clockL gmi2c2_ick@a10ti,omap3-interface-clockL gmi2c1_ick@a10ti,omap3-interface-clockL gmuart2_ick@a10ti,omap3-interface-clockL gmuart1_ick@a10ti,omap3-interface-clockL  gmgpt11_ick@a10ti,omap3-interface-clockL  gmgpt10_ick@a10ti,omap3-interface-clockL  gmmcbsp5_ick@a10ti,omap3-interface-clockL  gmmcbsp1_ick@a10ti,omap3-interface-clockL  gmomapctrl_ick@a10ti,omap3-interface-clockL gmdss_tv_fck@e00ti,gate-clock:gmdss_96m_fck@e00ti,gate-clockGgmdss2_alwon_fck@e00ti,gate-clock gmdummy_ck fixed-clockgpt1_gate_fck@c00ti,composite-gate-clock  gMmMgpt1_mux_fck@c40ti,composite-mux-clockB  @gNmNgpt1_fckti,composite-clockMNaes2_ick@a10ti,omap3-interface-clockL gmwkup_32k_fckfixed-factor-clockB*5gOmOgpio1_dbck@c00ti,gate-clockO gmsha12_ick@a10ti,omap3-interface-clockL gmwdt2_fck@c00ti,wait-gate-clockO gmwdt2_ick@c10ti,omap3-interface-clockP gmwdt1_ick@c10ti,omap3-interface-clockP gmgpio1_ick@c10ti,omap3-interface-clockP gmomap_32ksync_ick@c10ti,omap3-interface-clockP gmgpt12_ick@c10ti,omap3-interface-clockP gmgpt1_ick@c10ti,omap3-interface-clockP gmper_96m_fckfixed-factor-clock+*5g m per_48m_fckfixed-factor-clock2*5gQmQuart3_fck@1000ti,wait-gate-clockQ gmgpt2_gate_fck@1000ti,composite-gate-clock gRmRgpt2_mux_fck@1040ti,composite-mux-clockB @gSmSgpt2_fckti,composite-clockRSgpt3_gate_fck@1000ti,composite-gate-clock gTmTgpt3_mux_fck@1040ti,composite-mux-clockB @gUmUgpt3_fckti,composite-clockTUgpt4_gate_fck@1000ti,composite-gate-clock gVmVgpt4_mux_fck@1040ti,composite-mux-clockB @gWmWgpt4_fckti,composite-clockVWgpt5_gate_fck@1000ti,composite-gate-clock gXmXgpt5_mux_fck@1040ti,composite-mux-clockB @gYmYgpt5_fckti,composite-clockXYgpt6_gate_fck@1000ti,composite-gate-clock gZmZgpt6_mux_fck@1040ti,composite-mux-clockB @g[m[gpt6_fckti,composite-clockZ[gpt7_gate_fck@1000ti,composite-gate-clock g\m\gpt7_mux_fck@1040ti,composite-mux-clockB @g]m]gpt7_fckti,composite-clock\]gpt8_gate_fck@1000ti,composite-gate-clock  g^m^gpt8_mux_fck@1040ti,composite-mux-clockB @g_m_gpt8_fckti,composite-clock^_gpt9_gate_fck@1000ti,composite-gate-clock  g`m`gpt9_mux_fck@1040ti,composite-mux-clockB @gamagpt9_fckti,composite-clock`aper_32k_alwon_fckfixed-factor-clockB*5gbmbgpio6_dbck@1000ti,gate-clockbgmgpio5_dbck@1000ti,gate-clockbgmgpio4_dbck@1000ti,gate-clockbgmgpio3_dbck@1000ti,gate-clockbgmgpio2_dbck@1000ti,gate-clockb gmwdt3_fck@1000ti,wait-gate-clockb gmper_l4_ickfixed-factor-clockA*5gcmcgpio6_ick@1010ti,omap3-interface-clockcgmgpio5_ick@1010ti,omap3-interface-clockcgmgpio4_ick@1010ti,omap3-interface-clockcgmgpio3_ick@1010ti,omap3-interface-clockcgmgpio2_ick@1010ti,omap3-interface-clockc gmwdt3_ick@1010ti,omap3-interface-clockc gmuart3_ick@1010ti,omap3-interface-clockc gmuart4_ick@1010ti,omap3-interface-clockcgmgpt9_ick@1010ti,omap3-interface-clockc gmgpt8_ick@1010ti,omap3-interface-clockc gmgpt7_ick@1010ti,omap3-interface-clockcgmgpt6_ick@1010ti,omap3-interface-clockcgmgpt5_ick@1010ti,omap3-interface-clockcgmgpt4_ick@1010ti,omap3-interface-clockcgmgpt3_ick@1010ti,omap3-interface-clockcgmgpt2_ick@1010ti,omap3-interface-clockcgmmcbsp2_ick@1010ti,omap3-interface-clockcgmmcbsp3_ick@1010ti,omap3-interface-clockcgmmcbsp4_ick@1010ti,omap3-interface-clockcgmmcbsp2_gate_fck@1000ti,composite-gate-clockgmmcbsp3_gate_fck@1000ti,composite-gate-clockgmmcbsp4_gate_fck@1000ti,composite-gate-clockgmemu_src_mux_ck@1140 ti,mux-clock def@ggmgemu_src_ckti,clkdm-gate-clockgghmhpclk_fck@1140ti,divider-clockh@pclkx2_fck@1140ti,divider-clockh@atclk_fck@1140ti,divider-clockh@traceclk_src_fck@1140 ti,mux-clock def@gimitraceclk_fck@1140ti,divider-clocki @secure_32k_fck fixed-clockgjmjgpt12_fckfixed-factor-clockj*5wdt1_fckfixed-factor-clockj*5security_l4_ick2fixed-factor-clockA*5gkmkaes1_ick@a14ti,omap3-interface-clockk rng_ick@a14ti,omap3-interface-clockk sha11_ick@a14ti,omap3-interface-clockk des1_ick@a14ti,omap3-interface-clockk cam_mclk@f00ti,gate-clocklpcam_ick@f10!ti,omap3-no-wait-interface-clockAgmcsi2_96m_fck@f00ti,gate-clockgmsecurity_l3_ickfixed-factor-clock@*5gmmmpka_ick@a14ti,omap3-interface-clockm icr_ick@a10ti,omap3-interface-clockL des2_ick@a10ti,omap3-interface-clockL mspro_ick@a10ti,omap3-interface-clockL mailboxes_ick@a10ti,omap3-interface-clockL ssi_l4_ickfixed-factor-clockA*5gtmtsr1_fck@c00ti,wait-gate-clock  sr2_fck@c00ti,wait-gate-clock  sr_l4_ickfixed-factor-clockA*5dpll2_fck@40ti,divider-clock(@gnmndpll2_ck@4ti,omap3-dpll-clock n$@4gomodpll2_m2_ck@44ti,divider-clockoDgpmpiva2_ck@0ti,wait-gate-clockpgmmodem_fck@a00ti,omap3-interface-clock  gmsad2d_ick@a10ti,omap3-interface-clock@ gmmad2d_ick@a18ti,omap3-interface-clock@ gmmspro_fck@a00ti,wait-gate-clock ssi_ssr_gate_fck_3430es2@a00 ti,composite-no-wait-gate-clock! gqmqssi_ssr_div_fck_3430es2@a40ti,composite-divider-clock! @$grmrssi_ssr_fck_3430es2ti,composite-clockqrgsmsssi_sst_fck_3430es2fixed-factor-clocks*5gmhsotgusb_ick_3430es2@a10"ti,omap3-hsotgusb-interface-clockK gmssi_ick_3430es2@a10ti,omap3-ssi-interface-clockt gmusim_gate_fck@c00ti,composite-gate-clockG  gmsys_d2_ckfixed-factor-clock *5gvmvomap_96m_d2_fckfixed-factor-clockG*5gwmwomap_96m_d4_fckfixed-factor-clockG*5gxmxomap_96m_d8_fckfixed-factor-clockG*5gymyomap_96m_d10_fckfixed-factor-clockG*5 gzmzdpll5_m2_d4_ckfixed-factor-clocku*5g{m{dpll5_m2_d8_ckfixed-factor-clocku*5g|m|dpll5_m2_d16_ckfixed-factor-clocku*5g}m}dpll5_m2_d20_ckfixed-factor-clocku*5g~m~usim_mux_fck@c40ti,composite-mux-clock( vwxyz{|}~ @gmusim_fckti,composite-clockusim_ick@c10ti,omap3-interface-clockP  gmdpll5_ck@d04ti,omap3-dpll-clock   $ L 4gmdpll5_m2_ck@d50ti,divider-clock Pgumusgx_gate_fck@b00ti,composite-gate-clock( gmcore_d3_ckfixed-factor-clock(*5gmcore_d4_ckfixed-factor-clock(*5gmcore_d6_ckfixed-factor-clock(*5gmomap_192m_alwon_fckfixed-factor-clock$*5gmcore_d2_ckfixed-factor-clock(*5gmsgx_mux_fck@b40ti,composite-mux-clock , @gmsgx_fckti,composite-clocksgx_ick@b10ti,wait-gate-clock@ gmcpefuse_fck@a08ti,gate-clock  gmts_fck@a08ti,gate-clockB gmusbtll_fck@a08ti,wait-gate-clocku gmusbtll_ick@a18ti,omap3-interface-clockL gmmmchs3_ick@a10ti,omap3-interface-clockL gmmmchs3_fck@a00ti,wait-gate-clock gmdss1_alwon_fck_3430es2@e00ti,dss-gate-clockpgmdss_ick_3430es2@e10ti,omap3-dss-interface-clockAgmusbhost_120m_fck@1400ti,gate-clockugmusbhost_48m_fck@1400ti,dss-gate-clock2gmusbhost_ick@1410ti,omap3-dss-interface-clockAgmuart4_fck@1000ti,wait-gate-clockQgmclockdomainscore_l3_clkdmti,clockdomaindpll3_clkdmti,clockdomaindpll1_clkdmti,clockdomainper_clkdmti,clockdomainlemu_clkdmti,clockdomainhdpll4_clkdmti,clockdomainwkup_clkdmti,clockdomain$dss_clkdmti,clockdomaincore_l4_clkdmti,clockdomaincam_clkdmti,clockdomainiva2_clkdmti,clockdomaindpll2_clkdmti,clockdomainod2d_clkdmti,clockdomain dpll5_clkdmti,clockdomainsgx_clkdmti,clockdomainusbhost_clkdmti,clockdomain counter@48320000ti,omap-counter32kH2  counter_32kinterrupt-controller@48200000ti,omap3-intcH gmdma-controller@48056000"ti,omap3630-sdmati,omap3430-sdmaH`  `gmgpio@48310000ti,omap3-gpioH1gpio1 g m gpio@49050000ti,omap3-gpioIgpio2 en_usb2_port&/5@enable usb2 portgpio@49052000ti,omap3-gpioI gpio3 gpio@49054000ti,omap3-gpioI@ gpio4 gpio@49056000ti,omap3-gpioI`!gpio5 gmgpio@49058000ti,omap3-gpioI"gpio6 gmserial@4806a000ti,omap3-uartH JHR12txrxuart1lserial@4806c000ti,omap3-uartHJIJ34txrxuart2lserial@49020000ti,omap3-uartIJJn56txrxuart3lOdefault]i2c@48070000 ti,omap3-i2cH8txrx+i2c1'@twl@48H  ti,twl4030Odefault]rtcti,twl4030-rtc bciti,twl4030-bci ^l xvacwatchdogti,twl4030-wdtregulator-vaux1ti,twl4030-vaux1regulator-vaux2ti,twl4030-vaux2usb_1v8w@w@regulator-vaux3ti,twl4030-vaux3regulator-vaux4ti,twl4030-vaux4regulator-vdd1ti,twl4030-vdd1 ' gmregulator-vdacti,twl4030-vdacw@w@regulator-vioti,twl4030-vioregulator-vintana1ti,twl4030-vintana1regulator-vintana2ti,twl4030-vintana2regulator-vintdigti,twl4030-vintdigregulator-vmmc1ti,twl4030-vmmc1:0gmregulator-vmmc2ti,twl4030-vmmc2:0gmregulator-vusb1v5ti,twl4030-vusb1v5gmregulator-vusb1v8ti,twl4030-vusb1v8gmregulator-vusb3v1ti,twl4030-vusb3v1gmregulator-vpll1ti,twl4030-vpll1regulator-vpll2ti,twl4030-vpll2w@w@regulator-vsimti,twl4030-vsimw@-gmgpioti,twl4030-gpio g m en_on_board_gpio_61&/5@en_hsusb2_clktwl4030-usbti,twl4030-usb gmpwmti,twl4030-pwmpwmledti,twl4030-pwmledpwrbuttonti,twl4030-pwrbuttonkeypadti,twl4030-keypad8  7 Smadcti,twl4030-madc"gmpower1ti,twl4030-power-omap3-evmti,twl4030-power-idle4i2c@48072000 ti,omap3-i2cH 9txrx+i2c2i2c@48060000 ti,omap3-i2cH=txrx+i2c3tvp5146@5c ti,tvp5146m2\mailbox@48094000ti,omap3-mailboxmailboxH @DPbdsp t spi@48098000ti,omap2-mcspiH A+mcspi1@#$%&'()* tx0rx0tx1rx1tx2rx2tx3rx3tsc2046@0 ti,tsc2046B@@(  spi@4809a000ti,omap2-mcspiH B+mcspi2 +,-.tx0rx0tx1rx1spi@480b8000ti,omap2-mcspiH [+mcspi3 tx0rx0tx1rx1spi@480ba000ti,omap2-mcspiH 0+mcspi4FGtx0rx01w@480b2000 ti,omap3-1wH :hdq1wmmc@4809c000ti,omap3-hsmmcH Smmc1=>txrx,JS9EUOdefault]mmc@480b4000ti,omap3-hsmmcH @Vmmc2/0txrx9_Um+Odefault]wlcore@2 ti,wl1271 Immc@480ad000ti,omap3-hsmmcH ^mmc3MNtxrx disabledmmu@480bd400ti,omap2-iommuH mmu_ispgmmmu@5d000000ti,omap2-iommu]mmu_iva disabledwdt@48314000 ti,omap3-wdtH1@ wd_timer2mcbsp@48074000ti,omap3-mcbspH@mpu ;< commontxrxmcbsp1 txrxfck disabledmcbsp@49022000ti,omap3-mcbspI I mpusidetone>?commontxrxsidetonemcbsp2mcbsp2_sidetone!"txrxfckick disabledmcbsp@49024000ti,omap3-mcbspI@I mpusidetoneYZcommontxrxsidetonemcbsp3mcbsp3_sidetonetxrxfckick disabledmcbsp@49026000ti,omap3-mcbspI`mpu 67 commontxrxmcbsp4txrxfck disabledmcbsp@48096000ti,omap3-mcbspH `mpu QR commontxrxmcbsp5txrxfck disabledsham@480c3000ti,omap3-shamshamH 0d1Erxsmartreflex@480cb000ti,omap3-smartreflex-coresmartreflex_coreH smartreflex@480c9000ti,omap3-smartreflex-ivasmartreflex_mpu_ivaH timer@48318000ti,omap3430-timerH1%timer1timer@49032000ti,omap3430-timerI &timer2timer@49034000ti,omap3430-timerI@'timer3timer@49036000ti,omap3430-timerI`(timer4timer@49038000ti,omap3430-timerI)timer5timer@4903a000ti,omap3430-timerI*timer6timer@4903c000ti,omap3430-timerI+timer7timer@4903e000ti,omap3430-timerI,timer8timer@49040000ti,omap3430-timerI-timer9timer@48086000ti,omap3430-timerH`.timer10timer@48088000ti,omap3430-timerH/timer11timer@48304000ti,omap3430-timerH0@_timer12 usbhstll@48062000 ti,usbhs-tllH N usb_tll_hsusbhshost@48064000ti,usbhs-hostH@ usb_host_hs+ ehci-phyohci@48064400ti,ohci-omap3HD Lehci@48064800 ti,ehci-omapHH M%gpmc@6e000000ti,omap3430-gpmcgpmcnrxtx*6+  0,gmethernet@gpmcsmsc,lan9221smsc,lan9115HSe(--+:K\xkKK-:  Odefault]nand@0,0ti,omap2-nand  Phynix,h8kds0un0mer-4em_Snbch8~,,",+(6\@:RKR(+partition@0 X-Loaderpartition@0x80000U-Bootpartition@0x1c0000 Environment$partition@0x280000Kernel(Ppartition@0x780000 Filesystemxusb_otg_hs@480ab000ti,omap3-musbH \]mcdma usb_otg_hs % usb2-phy2dss@48050000 ti,omap3-dssHok dss_corefck+Odefault]dispc@48050400ti,omap3-dispcH dss_dispcfckencoder@4804fc00 ti,omap3-dsiHH@H protophypll disabled dss_dsi1 fcksys_clkencoder@48050800ti,omap3-rfbiH disabled dss_rfbifckickencoder@48050c00ti,omap3-vencH  disabled dss_vencfcktv_dac_clkportendpointgmssi-controller@48058000 ti,omap3-ssissiokHHsysgddGgdd_mpu+ s ssi_ssr_fckssi_sst_fckssi_ickssi-port@4805a000ti,omap3-ssi-portHHtxrx CDssi-port@4805b000ti,omap3-ssi-portHHtxrx EFserial@49042000ti,omap3-uartI PQRtxrxuart4lregulator-abb-mpu ti,abb-v1 abb_mpu_iva+H0rH0hbase-addressint-address   ` -sO7pinmux@480025a0 ti,omap3-padconfpinctrl-singleH%\+2Odefault]pinmux_ehci_phy_pinsuJLg m pinmux_hsusb2_2_pins0uPRT V X Z gmisp@480bc000 ti,omap3-ispH H  9 @ports+bandgap@48002524H%$ti,omap36xx-bandgap Lg m thermal-zonescpu_thermal b x N   regulator-vddvarioregulator-fixed vddvariogmregulator-vdd33aregulator-fixedvdd33agmhsusb2_power_regregulator-fixed hsusb2_vbus2Z2Z   p g m hsusb2_phyusb-nop-xceiv   Odefault] gmleds gpio-ledsledbomap3evm::ledb /  default-onwl12xx_vmmcregulator-fixedvwl1271w@w@  p  Odefault]gmbacklightgpio-backlight  / regulator-lcd-3v3regulator-fixedlcd_3v32Z2Z p gmdisplaysharp,ls037v7dw01lcd   $   portendpointgmmemory@80000000umemory compatibleinterrupt-parent#address-cells#size-cellsmodeli2c0i2c1i2c2serial0serial1serial2serial3display0device_typeregclocksclock-namesclock-latencyoperating-pointscpu0-supplyinterruptsti,hwmodsranges#pinctrl-cells#interrupt-cellsinterrupt-controllerpinctrl-single,register-widthpinctrl-single,function-maskpinctrl-namespinctrl-0linux,phandlepinctrl-single,pinssysconregulator-nameregulator-min-microvoltregulator-max-microvolt#clock-cellsti,bit-shiftdmasdma-namesclock-frequencyti,max-divti,index-starts-at-oneclock-multclock-divti,set-bit-to-disableti,clock-multti,clock-divti,set-rate-parentti,index-power-of-twoti,low-power-stopti,lockti,low-power-bypassti,dividers#dma-cellsdma-channelsdma-requeststi,gpio-always-ongpio-controller#gpio-cellsgpio-hoggpiosoutput-lowline-nameinterrupts-extendedbci3v1-supplyio-channelsio-channel-namesregulator-always-onti,use-ledsusb1v5-supplyusb1v8-supplyusb3v1-supplyusb_mode#phy-cells#pwm-cellskeypad,num-rowskeypad,num-columnslinux,keymap#io-channel-cellsti,use_poweroff#mbox-cellsti,mbox-num-usersti,mbox-num-fifosti,mbox-txti,mbox-rxti,spi-num-csspi-max-frequencyvcc-supplyti,x-minti,x-maxti,y-minti,y-maxti,x-plate-ohmsti,pressure-maxti,swap-xywakeup-sourcependown-gpioti,dual-voltpbias-supplyvmmc-supplyvmmc_aux-supplybus-widthnon-removablecap-power-off-cardref-clock-frequencystatus#iommu-cellsti,#tlb-entriesreg-namesinterrupt-namesti,buffer-sizeti,timer-alwonti,timer-dspti,timer-pwmti,timer-secureport2-modephysgpmc,num-csgpmc,num-waitpinsbank-widthgpmc,device-widthgpmc,cycle2cycle-samecsengpmc,cycle2cycle-diffcsengpmc,cs-on-nsgpmc,cs-rd-off-nsgpmc,cs-wr-off-nsgpmc,adv-on-nsgpmc,adv-rd-off-nsgpmc,adv-wr-off-nsgpmc,oe-on-nsgpmc,oe-off-nsgpmc,we-on-nsgpmc,we-off-nsgpmc,rd-cycle-nsgpmc,wr-cycle-nsgpmc,access-nsgpmc,page-burst-access-nsgpmc,bus-turnaround-nsgpmc,cycle2cycle-delay-nsgpmc,wait-monitoring-nsgpmc,clk-activation-nsgpmc,wr-data-mux-bus-nsgpmc,wr-access-nsvddvario-supplyvdd33a-supplyreg-io-widthsmsc,save-mac-addresslinux,mtd-namenand-bus-widthti,nand-ecc-optgpmc,sync-clk-pslabelmultipointnum-epsram-bitsinterface-typeusb-phyphy-namespowerremote-endpointdata-linesti,tranxdone-status-maskti,settling-timeti,clock-cyclesti,abb_infoiommusti,phy-type#thermal-sensor-cellspolling-delay-passivepolling-delaycoefficientsthermal-sensorsstartup-delay-usenable-active-highreset-gpioslinux,default-triggervin-supplydefault-onpower-supplyenable-gpiosmode-gpios