Zq8T(TT$mediatek,mt2712-evbmediatek,mt2712 +!7MediaTek MT2712 evaluation boardopp_table0operating-points-v2=Hopp00P#WB@opp01P)׫WB@opp02P/D8@WB@opp_table1operating-points-v2=H opp00P#WB@opp01P)׫WB@opp02P/D8@WB@opp03P5w"@WB@opp04P; @WB@cpus+cpu-mapcluster0core0ecore1ecluster1core0ecpu@0icpuarm,cortex-a35uy%cpuintermediate Hcpu@1icpuarm,cortex-a35upsciy%cpuintermediate Hcpu@200icpuarm,cortex-a72upsciy'cpuintermediate   Hidle-statespscicpu-sleep-0arm,idle-statedP H cluster-sleep-0arm,idle-state^P H psci arm,psci-0.2smcdummy26m fixed-clock1AHdummyclk fixed-clock1AHoscillator@0 fixed-clockA1Nclk26mH*oscillator@1 fixed-clockA1Nclk32koscillator@2 fixed-clockA1Nclkfpcoscillator@3 fixed-clockA1c.Nclkaud_ext_i_0oscillator@4 fixed-clockA1 Nclkaud_ext_i_1oscillator@5 fixed-clockA1 @Nclkaud_ext_i_2oscillator@6 fixed-clockA1ÀNclki2si0_mck_ioscillator@7 fixed-clockA1ÀNclki2si1_mck_ioscillator@8 fixed-clockA1ÀNclki2si2_mck_ioscillator@9 fixed-clockA1ÀNclktdmin_mclk_itimerarm,armv8-timer 0a   syscon@10000000 mediatek,mt2712-topckgensysconuAHsyscon@10001000 mediatek,mt2712-infracfgsysconuAHsyscon@10003000mediatek,mt2712-pericfgsysconu0AHsyscfg_pctl_a@10005000%mediatek,mt2712-pctl-a-syscfgsysconuPHpinctrl@10005000mediatek,mt2712-pinctrlul aH"eth_defaultH#tx_pinsGHIJKLrx_pinsNOPQRTmdio_pinsUVeth_sleepH$tx_pinsGHIJKLrx_pinsNOPQRTmdio_pinsUVusb0_iddigH)pins_iddig usb1_iddigH1pins_iddigpower-controller@10006000mediatek,mt2712-scpsyssyscon u`0yeihgmmmfgvencjpgdecaudiovdec4Hserial@1000f000*mediatek,mt2712-uartmediatek,mt6577-uartu ay baudbus=  Btxrx Ldisabledrtc@10011000mediatek,mt2712-rtcu aspi@10013000mediatek,mt2712-spi-slaveu0 ayspiSc Ldisablediommu@10205000mediatek,mt2712-m4uu P aybclkzsyscon@10209000"mediatek,mt2712-apmixedsyssysconu Aiommu@1020a000mediatek,mt2712-m4uu  aybclk zsyscon@10220000mediatek,mt2712-mcucfgsysconu"AHinterrupt-controller@10220a80.mediatek,mt2712-sysirqmediatek,mt6577-sysirq u" @Hinterrupt-controller@10510000 arm,gic-400 @uQRTV a H dma-controller@110004002mediatek,mt2712-uart-dmamediatek,mt6577-uart-dmau  aghijklmnopqr y apdmaHadc@11001000mediatek,mt2712-auxadcuymainLokayserial@11002000*mediatek,mt2712-uartmediatek,mt6577-uartu  a[y baudbus=BtxrxLokayserial@11003000*mediatek,mt2712-uartmediatek,mt6577-uartu0 a\y baudbus=Btxrx Ldisabledserial@11004000*mediatek,mt2712-uartmediatek,mt6577-uartu@ a]y baudbus=Btxrx Ldisabledserial@11005000*mediatek,mt2712-uartmediatek,mt6577-uartuP a^y baudbus=Btxrx Ldisabledpwm@11006000mediatek,mt2712-pwmu` aMPyf  1topmainpwm1pwm2pwm3pwm4pwm5pwm6pwm7pwm8 Ldisabledi2c@11007000mediatek,mt2712-i2c up aTy  maindma+ Ldisabledi2c@11008000mediatek,mt2712-i2c u aUy  maindma+ Ldisabledi2c@11009000mediatek,mt2712-i2c u aVy  maindma+ Ldisabledspi@1100a000mediatek,mt2712-spi+u avylparent-clksel-clkspi-clk Ldisablednfi@1100e000mediatek,mt2712-nfcu a`ynfi_clkpad_clk+ Ldisabledecc@1100f000mediatek,mt2712-eccu a_y nfiecc_clk LdisabledHi2c@11010000mediatek,mt2712-i2c u aWy  maindma+ Ldisabledi2c@11011000mediatek,mt2712-i2c u aXy  maindma+ Ldisabledi2c@11013000mediatek,mt2712-i2c u0 aZy  maindma+ Ldisabledspi@11015000mediatek,mt2712-spi+uP aylparent-clksel-clkspi-clk Ldisabledspi@11016000mediatek,mt2712-spi+u` aylparent-clksel-clkspi-clk Ldisabledspi@10012000mediatek,mt2712-spi+u  aylparent-clksel-clkspi-clk Ldisabledspi@11018000mediatek,mt2712-spi+u aylparent-clksel-clkspi-clk Ldisabledserial@11019000*mediatek,mt2712-uartmediatek,mt6577-uartu a~y baudbus= Btxrx Ldisabledstmmac-axi-configHrx-queues-config  Hqueue01D\tx-queues-configjH queue01\queue11\queue21\ethernet@1101c000mediatek,mt2712-gmacu amacirqU{}axiapbmac_mainptp_ref y"%Sc= %Lokay -rgmii-rxid6!A V"Wfdefaultsleept#~$mdiosnps,dwmac-mdio+ethernet-phy@5ethernet-phy-id0243.0d90uH!mmc@11230000mediatek,mt2712-mmcu# aO y *,&sourcehclkbus_clksource_cg Ldisabledmmc@11240000mediatek,mt2712-mmcu$ aPy c'sourcehclksource_cg Ldisabledmmc@11250000mediatek,mt2712-mmcu% aQyc(sourcehclksource_cg Ldisabledusb@11271000#mediatek,mt2712-mtu3mediatek,mtu3 u'0( macippc az%&ynsys_ck +Lokay'(otgfdefaultt)xhci@11270000'mediatek,mt2712-xhcimediatek,mtk-xhciu'mac a{ yn*sys_ckref_ckLokay+usb-phy@11290000.mediatek,mt2712-tphymediatek,generic-tphy-v2+)Lokayusb-phy@0uy*refLokayH%usb-phy@8000uy*refLokayH&usb-phy@8700u y*refLokayH2usb@112c1000#mediatek,mt2712-mtu3mediatek,mtu3 u,0- macippc a,-.ynsys_ck +Lokay/0otgfdefaultt1xhci@112c0000'mediatek,mt2712-xhcimediatek,mtk-xhciu,mac a yn*sys_ckref_ckLokayusb-phy@112e0000.mediatek,mt2712-tphymediatek,generic-tphy-v2+.Lokayusb-phy@0uy*refLokayH,usb-phy@8000uy*refLokayH-usb-phy@8700u y*refLokayH.pcie@11700000mediatek,mt2712-pcieipci up/ port0port1+asu y#$ sys_ck0sys_ck1ahb_ck0ahb_ck12.pcie-phy0pcie-phy1 pcie@0,0ipci Ldisabledu+$`73333interrupt-controllerH3pcie@1,0ipci Ldisabledu+$`74444interrupt-controllerH4syscon@13000000mediatek,mt2712-mfgcfgsysconuAsyscon@14000000mediatek,mt2712-mmsyssysconuAH6larb@14021000mediatek,mt2712-smi-larbuE5Ry66apbsmiHsmi@14022000mediatek,mt2712-smi-commonu y66apbsmiH5larb@14027000mediatek,mt2712-smi-larbupE7Ry6,6,apbsmiHlarb@14030000mediatek,mt2712-smi-larbuE7Ry6.6.apbsmiHsmi@14031000mediatek,mt2712-smi-commonuy6-6-apbsmiH7larb@14032000mediatek,mt2712-smi-larbu E7Ry6868apbsmiHsyscon@15000000mediatek,mt2712-imgsyssysconuAH8larb@15001000mediatek,mt2712-smi-larbuE5Ry88apbsmiHsyscon@15010000mediatek,mt2712-bdpsyssysconuAsyscon@16000000mediatek,mt2712-vdecsyssysconuAH9larb@16010000mediatek,mt2712-smi-larbuE5Ry99apbsmiHsyscon@18000000mediatek,mt2712-vencsyssysconuAH:larb@18001000mediatek,mt2712-smi-larbuE5Ry::apbsmiHlarb@18002000mediatek,mt2712-smi-larbu E5Ry::apbsmiHsyscon@19000000!mediatek,mt2712-jpgdecsyssysconuAaliasesc/serial@11002000memory@40000000imemoryu@chosenkserial0:921600n8fixedregulator@0regulator-fixed wvproc_buck0B@B@Hfixedregulator@1regulator-fixed wvproc_buck1B@B@H extcon_iddiglinux,extcon-usb-gpio " H(extcon_iddig1linux,extcon-usb-gpio "H0regulator@2regulator-fixedwp0_vbusLK@LK@ a" H'regulator@3regulator-fixedwp1_vbusLK@LK@ a"H/regulator@4regulator-fixedwp2_vbusLK@LK@ a"H+regulator@5regulator-fixedwp3_vbusLK@LK@ a" compatibleinterrupt-parent#address-cells#size-cellsmodelopp-sharedphandleopp-hzopp-microvoltcpudevice_typeregclocksclock-namesproc-supplyoperating-points-v2cpu-idle-statesenable-methodentry-methodlocal-timer-stopentry-latency-usexit-latency-usmin-residency-usarm,psci-suspend-paramclock-frequency#clock-cellsclock-output-namesinterruptsmediatek,pctl-regmappins-are-numberedgpio-controller#gpio-cellsinterrupt-controller#interrupt-cellspinmuxdrive-strengthinput-enableinput-disablebias-disablebias-pull-up#power-domain-cellsinfracfgdmasdma-namesstatusassigned-clocksassigned-clock-parentsmediatek,larbs#iommu-cellsdma-requests#dma-cells#io-channel-cells#pwm-cellsclock-divecc-enginesnps,wr_osr_lmtsnps,rd_osr_lmtsnps,blensnps,rx-queues-to-usesnps,rx-sched-spsnps,dcb-algorithmsnps,map-to-dma-channelsnps,prioritysnps,tx-queues-to-usesnps,tx-sched-wrrsnps,weightinterrupt-namesmac-addresspower-domainsmediatek,pericfgsnps,axi-configsnps,mtl-rx-configsnps,mtl-tx-configsnps,txpblsnps,rxpblclk_csrphy-modephy-handlemediatek,tx-delay-pssnps,reset-gpiopinctrl-namespinctrl-0pinctrl-1reg-namesphysmediatek,syscon-wakeuprangesvbus-supplyextcondr_modewakeup-sourcemediatek,u3p-dis-msk#phy-cellsenable-manual-drdphy-namesbus-rangeinterrupt-map-maskinterrupt-mapmediatek,smimediatek,larb-idserial0stdout-pathregulator-nameregulator-min-microvoltregulator-max-microvoltid-gpioenable-active-highregulator-always-on